

## School of Computer Science Engineering and Information Systems Fall Semester 2023-2024

Open Book Exam-Continuous Assessment Test - II

Programme Name & Branch: BTECH CSE (BCB, BCE, BCI, BCT, BDS, BKT)

Course Name & code: BECE102L & Digital Systems Design

Slot: B1+TB1

Exam Duration: 90 Min.

Maximum Marks: 50

Answer all the questions

|          | Answer all the questions                                                                                                                                                                                                                                                                                                                                                                     |
|----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Q.<br>No | Question                                                                                                                                                                                                                                                                                                                                                                                     |
|          | One arithmetic circuit is shown in Figure 1; it contains four 1-bit Full Adders (FA). Write the Verilog code using structural modeling to specify the operation of the arithmetic circuit and also write its test bench.  [10 Marks]  Note: The individual FA should be designed by Data flow modeling.  Note: The individual FA should be designed by Data flow modeling.  Note: FA         |
| 2.       | Assume that registers M and Q of the sequential Booth's multiplier are initialized with the values -15 and 10. [10 Marks]                                                                                                                                                                                                                                                                    |
|          | <ul> <li>i. Perform the multiplication operation according to Booth's algorithm.</li> <li>ii. After multiplication, how many subtraction and addition operations will be performed? Write the answer in decimal.</li> <li>iii. Write the logical block diagram that implements the Booth's multiplier.</li> <li>Note: Consider M (6 bit) = Multiplicand and Q (6Bit) = Multiplier</li> </ul> |
|          | A New clocked A-B Flip-Flop is defined with two inputs, A and B, in addition to the clocked input.  [10 Marks]  P.T.O.                                                                                                                                                                                                                                                                       |

| CLK      |     | B | Ont                   |
|----------|-----|---|-----------------------|
| A        | ×   | × | $\frac{Q_{n+1}}{Q_n}$ |
| <u> </u> | 1 0 | 0 | 1                     |
| <b>†</b> | 0   | 1 | Q <sub>n</sub>        |
| <b>†</b> | 1   | 0 | Q.                    |
| <b>†</b> | 1   | 1 | 0                     |

- Provide the Characteristics table and Characteristic equation for the A-B flip flop. i.
- Provide the Excitation table and input equations. ii.
- Implement the A-B flip flop using a D flip flop. iii.

A 4-bit shift register circuit is configured for right-shift operation is D<sub>in</sub> to Q<sub>1</sub>, Q<sub>1</sub> to Q<sub>2</sub>, Q<sub>2</sub> to Q<sub>3</sub>, Q<sub>3</sub> to Q<sub>4</sub>, is shown in Figure. 2. If the present state of the shift register is  $Q_1Q_2Q_3Q_4=0110$ 

- Write the truth table and timing diagram for 8 number of clock cycles. i.
- Calculate the number of clock cycles required to reach the state Q<sub>1</sub>Q<sub>2</sub>Q<sub>3</sub>Q<sub>4</sub>=1111 ii.
- Implement Verilog model of the given diagram iii.

[10 Marks]



Design a counter for the given sequence as shown in the Figure. 3 using T Flip flops.

[10 Marks]



Figure.3